274
C
SHAL.B Rd
B
2
–
–
◊ ◊ ◊ ◊
2
SHAR.B Rd
B
2
–
–
◊ ◊
0
◊
2
SHLL.B Rd
B
2
–
–
◊ ◊
0
◊
2
SHLR.B Rd
B
2
–
– 0
◊
0
◊
2
ROTXL.B Rd
B
2
–
–
◊ ◊
0
◊
2
ROTXR.B Rd
B
2
–
–
◊ ◊
0
◊
2
ROTL.B Rd
B
2
–
–
◊ ◊
0
◊
2
ROTR.B Rd
B
2
–
–
◊ ◊
0
◊
2
BSET #xx:3,Rd
B
(#xx:3 of Rd8)
←
1
2
–
– –
–
–
–
2
BSET #xx:3,@Rd
B
(#xx:3 of @Rd16)
←
1
4
–
– –
–
–
–
8
BSET #xx:3,@aa:8
B
(#xx:3 of @aa:8)
←
1
4
–
– –
–
–
–
8
BSET Rn,Rd
B
(Rn8 of Rd8)
←
1
2
–
– –
–
–
–
2
BSET Rn,@Rd
B
(Rn8 of @Rd16)
←
1
4
–
– –
–
–
–
8
BSET Rn @aa:8
B
(Rn8 of @aa:8)
←
1
4
–
– –
–
–
–
C
0
No. of states
I
H N
Z V C
0
C
0
C
C
0
C
0
C
C
b
0
b
7
b
0
b
7
b
0
b
7
b
0
b
7
b
0
b
7
b
0
b
7
b
0
b
7
b
0
b
7
Operand size
Addressing mode/
instruction length
Mnemonic
Operation
Condition code
Table A-1. Instruction Set (cont.)
#xx:8/16
Rn
@Rn
@(d:16,Rn)
@–Rn/@Rn+
@aa:8/16
@(d:8,PC)
@@aa
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...