Table 3-2. Effective Address Calculation (1)
Addressing mode and
instruction format
op
reg
7 6
3
4
0
15
No.
Effective address calculation
Effective address
1
Register direct, Rn
Operands are contained in registers regm
and regn
Register indirect, @Rn
16-bit register contents
0
15
Register indirect with displacement,
@(d:16, Rn)
op
regm
regn
8 7
3
4
0
15
op
reg
7 6
3
4
0
15
disp
op
reg
7 6
3
4
0
15
Register indirect with
post-increment, @Rn+
op
reg
7 6
3
4
0
15
Register indirect with pre-decrement,
@–Rn
2
3
4
1 for a byte operand, 2 for a word operand
0
15
disp
0
15
0
15
0
15
1 or 2
0
15
0
15
1 or 2
0
15
regm
3
0
regn
3
0
16-bit register contents
16-bit register contents
16-bit register contents
*
*
*
Note:
30
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...