2.1.2 Mode and System Control Registers (MDCR and SYSCR)
Table 2-2 lists the registers related to the operating mode: the system control register (SYSCR) and
mode control register (MDCR). The mode control register indicates the inputs to the mode pins
MD
1
and MD
0
.
Table 2-2. Mode and System Control Registers
Name
Abbreviation
Read/Write
Address
System control register
SYSCR
R/W
H'FFC4
Mode control register
MDCR
R
H'FFC5
2.2 System Control Register (SYSCR)—H'FFC4
Bit
7
6
5
4
3
2
1
0
SSBY
STS2
STS1
STS0
—
NMIEG
—
RAME
Initial value
0
0
0
0
1
0
1
1
Read/Write
R/W
R/W
R/W
R/W
—
R/W
—
R/W
The system control register (SYSCR) is an 8-bit register that controls the operation of the chip.
Bit 7—Software Standby (SSBY): Enables transition to the software standby mode. For details,
see section 12, “Power-Down State.”
On recovery from software standby mode by an external interrupt, the SSBY bit remains set to “1.”
It can be cleared by writing “0.”
Bit 7
SSBY
Description
0
The SLEEP instruction causes a transition to sleep mode.
(Initial value)
1
The SLEEP instruction causes a transition to software standby mode.
16
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...