Table 6-2. Register Configuration (cont.)
6.2 Register Descriptions
6.2.1 Free-Running Counter (FRC)—H'FF92
The FRC is a 16-bit readable/writable up-counter that increments on an internal pulse generated
from a clock source. The clock source is selected by the clock select 1 and 0 bits (CKS1 and
CKS0) of the timer control register (TCR).
When the FRC overflows from H'FFFF to H'0000, the overflow flag (OVF) in the timer
control/status register (TCSR) is set to “1.”
Because the FRC is a 16-bit register, a temporary register (TEMP) is used when the FRC is written
or read. See section 6.3, “CPU Interface,” for details.
The FRC is initialized to H'0000 at a reset and in the standby modes. It can also be cleared by
compare-match A.
Initial
Name
Abbreviation
R/W
value
Address
Input capture register B (High)
ICRB (H)
R
H'00
H'FF9A
Input capture register B (Low)
ICRB (L)
R
H'00
H'FF9B
Input capture register C (High)
ICRC (H)
R
H'00
H'FF9C
Input capture register C (Low)
ICRC (L)
R
H'00
H'FF9D
Input capture register D (High)
ICRD (H)
R
H'00
H'FF9E
Input capture register D (Low)
ICRD (L)
R
H'00
H'FF9F
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Initial 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
value
Read/ R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Write
116
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...