9.3.3 Input Sampling Time and A/D Conversion Time
The A/D converter includes a built-in sample-and-hold circuit. Sampling of the input starts at a
time t
D
after the ADST bit is set to “1.” The sampling process lasts for a time t
SPL
. The actual A/D
conversion begins after sampling is completed. Figure 9-4 shows the timing of these steps.
Table 9-4 (a) lists the conversion times for the single mode. Table 9-4 (b) lists the conversion times
for the scan mode.
The total conversion time (t
CONV
) includes t
D
and t
SPL
. The purpose of t
D
is to synchronize the
ADCSR write time with the A/D conversion process, so the length of t
D
is variable. The total
conversion time therefore varies within the minimum to maximum ranges indicated in table 9-4 (a)
and (b).
In the scan mode, the ranges given in table 9-4 (b) apply to the first conversion. The length of the
second and subsequent conversion processes is fixed at 256 states (when CKS = “0”) or 128 states
(when CKS = “1”).
Figure 9-4. A/D Conversion Timing
Ø
Internal address bus
Write signal
Input sampling timing
ADF
t
D
t
SPL
(1)
(2)
t
CONV
(1):
ADCSR write cycle
(2):
ADCSR address
t
D
:
Synchronization delay
t
SPL
:
Input sampling time
t
CONV
:
Total A/D conversion time
222
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...