24 a/D COnVeRTeR (aDC10)
S1C17624/604/622/602/621 TeChniCal Manual
Seiko epson Corporation
24-13
6.5 A/D Conversion Clock (PCLK Division Ratio) Selection
Table 24.
aDDF[3:0]
Division ratio
0xf
Reserved
0xe
1/32768
0xd
1/16384
0xc
1/8192
0xb
1/4096
0xa
1/2048
0x9
1/1024
0x8
1/512
0x7
1/256
0x6
1/128
0x5
1/64
0x4
1/32
0x3
1/16
0x2
1/8
0x1
1/4
0x0
1/2
(Default: 0x0)
note: To use the A/D converter, the clock used in the A/D converter must be supplied by turning on the
peripheral module clock (PCLK) output from the clock generator (CLG).