23 lCD DRiVeR (lCD)
23-2
Seiko epson Corporation
S1C17624/604/622/602/621 TeChniCal Manual
lCD Clock
23.3
Figure 23.3.1 shows the LCD clock supply system.
LFRO output
Synchronous clock
LCLK
Frame signal
OSC1
HSCLK
Divider
(1/32–1/512)
LCKEN
LCKSRC
FRMCNT[1:0]
LCKDV[2:0]
Divider
(1/16)
Divider
3.1 LCD Clock System
Figure 23.
lCD Operating Clock (lClK)
23.3.1
Clock source selection
Use LCKSRC/OSC_LCLK register to select the clock source from HSCLK (IOSC or OSC3) and OSC1. Set-
ting LCKSRC to 1 (default) selects OSC1 and setting it to 0 selects HSCLK.
Clock division ratio selection
When the clock source is OSC1
No division ratio needs to be selected when OSC1 is selected for the clock source. The OSC1 clock (typ.
32.768 kHz) is directly used as LCLK.
When the clock source is hSClK
When HSCLK is selected for the clock source, use LCKDV[2:0]/OSC_LCLK register to select the division
ratio.
3.1.1 HSCLK Division Ratio Selection
Table 23.
lCKDV[2:0]
Division ratio
0x7–0x5
Reserved
0x4
1/512
0x3
1/256
0x2
1/128
0x1
1/64
0x0
1/32
(Default: 0x0)
Clock enable
The LCLK supply is enabled with LCKEN/OSC_LCLK register. The LCKEN default setting is 0, which stops
the clock. Setting LCKEN to 1 feeds the clock generated as above to the LCD driver. If no LCD display is re-
quired, stop the clock to reduce current consumption.
If LCLK is not supplied, the LCD cannot display. However, the LCD driver control registers and display mem-
ory can be accessed even if LCLK is stopped.
note: Be sure to set LCKEN to 0 before selecting a clock division ratio.
Frame Signal
23.3.2
The LCD driver generates the frame signal by dividing LCLK. The clock division ratio can be set using FRM-
CNT[1:0]/LCD_CCTL register. Figures 23.4.2.1 to 23.4.2.5 show one cycle of the frame frequency as “1 frame.”
Tables 23.3.2.1 and 23.3.2.2 list the frame frequencies that can be programmed.