Table 3-8 CMSDK watchdog timers control registers summary (continued)
Offset
Name
Type Reset
Width Function
0x0014
WDOGMIS
RO
0x0000_0000
1
Watchdog status register.
Bits [31:1] are reserved.
0x0C00
WDOGLOCK
RW
0x0000_0000
32
Watchdog lock register.
0x0F00
WDOGITCR
RW
0x0000_0000
32
Watchdog integration test control register.
Bits [31:1] are reserved.
0x0F04
WDOGITOP
WO
0x0000_0000
32
Watchdog integration test output set register.
0x0FD0
WDOGPERIPHID4 RO
0x0000_0004
8
Peripheral ID Register 4.
Bits [31:8] are reserved.
0x0FE0
WDOGPERIPHID0 RO
0x0000_0024
32
Peripheral ID Register 0.
Bits [31:8] are reserved.
0x0FE4
WDOGPERIPHID1 RO
0x0000_00B8
1
Peripheral ID Register 1.
Bits [31:8] are reserved.
0x0FE8
WDOGPERIPHID2 RO
0x0000_000B
1
Peripheral ID Register 2.
Bits [31:8] are reserved.
0x0FEC
WDOGPERIPHID3 RO
0x0000_0000
32
Peripheral ID Register 3.
Bits [31:8] are reserved.
0x0FF0
WDOGPCELLID0
RO
0x0000_000D
8
Component ID Register 0.
Bits [31:8] are reserved.
0x0FF4
WDOGCELLID1
RO
0x0000_00F0
8
Component ID Register 1.
Bits [31:8] are reserved.
0x0FF8
WDOGPCELLID2
RO
0x0000_0005
8
Component ID Register 2.
Bits [31:8] are reserved.
0x0FFC
WDOGPCELLID3
RO
0x0000_00B1
8
Component ID Register 3.
Bits [31:8] are reserved.
3.4.6
Secure Privilege Control Block
The Secure Privilege Control Block implements program-visible states that enable software to control
security gating units within the design.
The base memory address of the Secure Privilege Control Block is
0x5008_0000
.
Writes to the registers must be 32 bits wide. Attempted byte and halfword writes are ignored.
Reads and writes are supported only from Secure Privileged access.
See the
Arm
®
CoreLink
™
SSE
‑
200 Subsystem for Embedded Technical Reference Manual (r1p0)
for more
information.
3 Programmers model
3.4 Base element
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-66
Non-Confidential