Memory offset and full register reset value
See
3.9.1 PVT sensor control registers summary
.
The following table shows the CTRL_REF_COUNTER Register bit assignments.
Table 3-52 CTRL_REF_COUNTER Register bit assignments
Bits
Name
Function
[31:19] -
Reserved.
[18]
CLEAR_SAMPLED_VAL
Clear sensors sampled flags:
0b0
: No effect.
0b1
: Clear sensors sampled flags.
Reset value
0b0
.
[17]
CLEAR_OVERFLOW
Clear sensors overflows:
0b0
: No effect.
0b1
: Clear overflows:
Reset value
0b0
.
[16]
CLEAR_CNTR
Clear sensors counters:
0b0
: No effect.
0b1
: Clear counters:
Reset value
0b0
.
[15:4]
-
Reserved.
[3]
CTRL_IRQ_CLEAR
Clear PVT interrupt:
0b0
: No effect.
0b1
: Clear interrupt:
Reset value
0b0
.
[2]
CTRL_IRQ_EN
Enable PVT interrupt:
0b0
: No effect.
0b1
: Clear interrupt:
Reset value
0b0
.
[1]
CTRL_AUTORESTART_EN
Select operating mode of PVT sensors:
0b0
: One-shot mode.
0b1
: Repeat mode:
Reset value
0b0
.
[0]
CTR_CNTR_EN
Enable reference counter:
0b0
: Not enabled.
0b1
: Enabled:
Reset value
0b0
.
3 Programmers model
3.9 PVT sensor registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-114
Non-Confidential