Table 3-7 CMSDK dual timer control registers summary (continued)
Offset
Name
Type Reset
Width Function
0x0014
DTIMER1MIS
RO
0x0000_0000
32
Dual timer 1 interrupt status register.
Bits [31:1] are reserved.
0x0018
DTIMER1BGLOAD
RW
0x0000_0000
32
Dual timer 1 background load register.
0x0020
DTIMER2LOAD
RW
0x0000_0000
32
Dual timer 2 load register.
0x0024
DTIMER2VALUE
RO
0xFFFF_FFFF
32
Dual timer 2 current value register.
0x0028
DTIMER2CONTROL RW
0x0000_0020
32
Dual timer 2 control register.
Bits [31:8] are reserved.
0x002C
DTIMER2INTCLR
WO
-
32
Dual timer 2 interrupt clear register.
0x0030
DTIMER2RIS
RO
0x0000_0000
32
Dual timer 2 raw interrupt status register.
Bits [31:1] are reserved.
0x0034
DTIMER2MIS
RO
0x0000_0000
32
Dual timer 2 interrupt status register.
Bits [31:1] are reserved.
0x0038
DTIMER2BGLOAD
RW
0x0000_0000
32
Dual timer 2 background load register.
0x0F00
DTIMERITCR
RW
0x0000_0000
32
Integration test control register.
0x0F04
DTIMERITOP
WO
0x0000_0000
32
Integration test output set register.
Bits [31:2] are reserved.
0x0FD0
DTIMERPERIPHID4 RO
0x0000_0004
32
Peripheral ID Register 4.
Bits [31:8] are reserved.
0x0FE0
DTIMERPERIPHID0 RO
0x0000_0023
32
Peripheral ID Register 0.
Bits [31:8] are reserved.
0x0FE4
DTIMERPERIPHID1 RO
0x0000_00B8
32
Peripheral ID Register 1.
Bits [31:8] are reserved.
0x0FE8
DTIMERPERIPHID2 RO
0x0000_000B
32
Peripheral ID Register 2.
Bits [31:8] are reserved.
0x0FEC
DTIMERPERIPHID3 RO
0x0000_0000
32
Peripheral ID Register 3.
Bits [31:8] are reserved.
0x0FF0
DTIMERPCELLID0
RO
0x0000_000D
32
Component ID Register 0.
Bits [31:8] are reserved.
0x0FF4
DTIMERPCELLID1
RO
0x0000_00F0
32
Component ID Register 1.
Bits [31:8] are reserved.
3 Programmers model
3.4 Base element
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-64
Non-Confidential