Table 3-48 GPTALARM1 Register bit assignments
Bits
Name
Function
[31:0]
GPTALARM1_DATA
Value that triggers the ALARM1 interrupt
when the counter reaches that value.
Reset value
0x0000_0000
.
3.8.6
GPTINTR Register
The GPTINTR Register characteristics are:
Purpose
• The raw interrupt status register, GPTINTR, stores the current raw status value of the
corresponding interrupt before masking.
• Reading the register returns the trigger value.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
The following table shows the bit assignments of the GPTINTR Register.
Table 3-49 GPTINTR Register bit assignments
Bits
Name
Function
[31:1]
-
Reserved.
[2:0]
GPTINTR
Raw interrupt state, before masking, of the
GPTINTR interrupt.
•
Bit[0]: ALARM0 interrupt status.
•
Bit[1]: ALARM1 interrupt status.
•
Bit[2]: Or-ed ALARM0 and ALARM1
interrupt status.
Reset value
0b000
.
3.8.7
GPTCOUNTER Register
The GPTCOUNTER Register characteristics are:
Purpose
• The counter data value register, GPTCOUNTER, stores the current 32-bit value of the
general
‑
purpose timer counter.
• Reading the register returns the trigger value.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
The following table shows the bit assignments of the GPTCOUNTER Register.
3 Programmers model
3.8 General-purpose timer
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-111
Non-Confidential