3.14
Third-party IP
The Musca
‑
S1 test chip implements third-party IP, including control registers.
The Musca
‑
S1 test chip implements the following Cadence IP:
• QSPI controller (IP6514E), no DMA support:
— Base memory address
0x4010_A000
in the Non
‑
secure region.
— Base memory address
0x5010_A000
in the Secure region.
• I
2
C interface (IP6510):
— I2C0: Base memory address
0x4010_4000
in the Non
‑
secure region.
— I2C0: Base memory address
0x5010_4000
in the Secure region.
— I2C1: Base memory address
0x4010_5000
in the Non
‑
secure region.
— I2C1: Base memory address
0x5010_5000
in the Secure region.
• I
2
S
‑
MT/MR controller (IP6718E), three channels, master only:
— Base memory address
0x4010_6000
in the Non
‑
secure region.
— Base memory address
0x5010_6000
in the Secure region.
• Pulse Width Modulator IP (IP6512):
— PWM0: Base memory address
0x4010_7000
in the Non
‑
secure region.
— PWM0: Base memory address
0x5010_7000
in the Secure region.
— PWM1: Base memory address
0x4010_E000
in the Non
‑
secure region.
— PWM1: Base memory address
0x5010_E000
in the Secure region.
— PWM2: Base memory address
0x4010_F000
in the Non
‑
secure region.
— PWM2: Base memory address
0x5010_F000
in the Secure region.
• SPI master interface (IP6524), master only:
— Base memory address
0x4010_A000
in the Non
‑
secure region.
— Base memory address
0x5010_A000
in the Secure region.
Contact your local Cadence representative for information about the QSPI, I2C, I2S, PWM, and SPI.
3 Programmers model
3.14 Third-party IP
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-176
Non-Confidential