Table 3-91 IOMUX_ALTF1_OUTSEL Register bit assignments
Bits
Name
Function
[31:0]
IOMUX_ALTF1_OUTSEL[31:0]
Main function output data select for Musca
‑
S1
test chip multiplexed I/O PA31
‑
PA0:
0b0
: Select ALTF2.
0b1
: Select ALTF1_OUT.
Reset value
0xFFFF_FFFF
.
Note
See
2.2.2 Test chip multiplexed I/O
for the functions that are
available on the multiplexed Musca
‑
S1 test
chip I/O.
IOMUX_ALTF1_OENSEL Register
The IOMUX_ALTF1_OENSEL Register characteristics are:
Purpose
Selects either ALTF1_OE or ALTF2 as output enable signal for Musca
‑
S1 test chip I/O
PA31
‑
PA0.
See
for information on the Musca
‑
S1 test chip I/O
multiplexer.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the IOMUX_ALTF1_OENSEL Register bit assignments.
Table 3-92 IOMUX_ALTF1_OENSEL Register bit assignments
Bits
Name
Function
[31:0]
IOMUX_ALTF1_OENSEL[31:0]
I/O main function output enable select for
Musca
‑
S1 test chip multiplexed I/O
PA31
‑
PA0:
0b0
: Select ALTF2.
0b1
: Select ALTF1_OE.
Reset value
0xFFFF_FFFF
.
Note
See
2.2.2 Test chip multiplexed I/O
for the functions that are
available on the multiplexed Musca
‑
S1 test
chip I/O.
IOMUX_ALTF1_DEFAULT_IN Register
The IOMUX_ALTF1_DEFAULT_IN Register characteristics are:
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-152
Non-Confidential