Table 3-79 DBG_CTRL Register bit assignment (continued)
Bits
Name
Function
[7]
TODBGENSEL0
Enable or mask, bypass, Trigger input from
the Cross Trigger Interface:
0b0
: Enabled.
0b1
: Mask, or bypass.
Reset value
0b0
.
[6:4]
-
Reserved.
[3]
SSE-200 SPNIDENIN
Secure Privilege Non-Invasive Debug Enable
Input:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b1
.
[2]
SSE-200 SPIDENIN
Secure Privilege Invasive Debug Enable
Input:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b1
.
[1]
SSE-200 NIDENIN
Non-Invasive Debug Enable Input:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b1
.
[0]
SSE-200 DBGENIN
Debug Enable Input:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b1
.
SRAM_CTRL Register
The SRAM_CTRL Register characteristics are:
Purpose
Controls SRAM power gate enable signals.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the SRAM_CTRL Register bit assignments.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-141
Non-Confidential