Purpose
Selects either ALTF2_OE or ALTF3 as output enable signal for Musca
‑
S1 test chip I/O
PA31
‑
PA0.
See
for information on the Musca
‑
S1 test chip I/O
multiplexer.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the IOMUX_ALTF2_OENSEL_0 Register bit assignments.
Table 3-96 IOMUX_ALTF2_OENSEL_0 Register bit assignments
Bits
Name
Function
[31:0]
IOMUX_ALTF2_OENSEL_0[31:0]
I/O main function output enable select for
Musca
‑
S1 test chip multiplexed I/O
PA31
‑
PA0:
0b0
: Select ALTF3.
0b1
: Select ALTF2_OE.
Reset value
0xFFFF_FFFF
.
Note
See
2.2.2 Test chip multiplexed I/O
for the functions that are
available on the multiplexed Musca
‑
S1 test
chip I/O.
IOMUX_ALTF2_DEFAULT_IN Register
The IOMUX_ALTF2_DEFAULT_IN Register characteristics are:
Purpose
Test chip I/O PA31
‑
PA0: Drives unselected outputs of ALTF1 input multiplexers to defined
logic levels to prevent floating nodes.
See
for information on the Musca
‑
S1 test chip I/O
multiplexer.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the IOMUX_ALTF2_DEFAULT_IN Register bit assignments.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-155
Non-Confidential