3.2.3
Non-secure Expansion 1 region memory map
The Musca
‑
S1 test chip implements the Non
‑
secure Expansion 1 region of the SSE
‑
200 memory map.
The following figure shows the Musca
‑
S1 test chip implementation of the Non
‑
secure Expansion 1
region of the SSE
‑
200 memory map.
Musca-S1 memory map
Code
(AHB5 expansion)
SRAM
Peripheral
(expansion)
AHB5 expansion 0
AHB5 expansion 1
System
0x0000_0000
0x2000_0000
0x4000_0000
0x6000_0000
0x8000_0000
0xE000_0000
0xFFFF_FFFF
SSE-200 system memory map
Expansion 1
Expansion 1 region (Non-secure)
SCC registers
PWM1
PWM2
0x4010_C000
0x4010_D000
Reserved
0x4010_E000
0x4010_F000
Reserved
UART0
UART1
SPI0
I
2
C0
I
2
C1
I
2
S
PWM0
Real Time Clock
PVT sensors
Reserved
QSPI registers
Timer
0x4010_0000
0x4010_1000
0x4010_2000
0x4010_3000
0x4010_4000
0x4010_5000
0x4010_6000
0x4010_7000
0x4010_8000
0x4010_9000
0x4010_A000
0x4010_B000
GPIO
0x4011_0000
QSPI MPC
0x4012_0000
Reserved
0x4011_1000
Code SRAM MPC
0x4012_1000
Reserved
0x4013_0000
0x4013_1000
Reserved
0x4014_0000
eMRAM MPC
0x4014_1000
0x4FFF_FFFF
Figure 3-3 Musca-S1 test chip memory map Non-secure Expansion 1 region
3 Programmers model
3.2 Memory maps
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-48
Non-Confidential