Table 3-107 SCC_MRAM_CTRL0 Register bit assignments (continued)
Bits
Name
Function
[8]
PG_VDD_0
eMRAM0 PG VDD:
0b0
: Powered up.
0b1
: Powered down.
Reset value
0b0
.
[7]
Reserved.
[6:5]
MRAM_DOUT_SEL
Select eMRAM0 output data.
0b00
: Wait one cycle for eMRAM output data
sample:
0b01
: Wait two cycles for eMRAM output
data sample.
0b10
: Wait three cycles for eMRAM output
data sample.
0b11
: Wait four cycles for eMRAM output
data sample (very long wait).
Reset value
0b00
.
[4]
FAST_READ_EN
Enable fast read:
0b0
: Normal read.
0b1
: Fast read
Reset value
0b0
.
[3]
MRAM_INV_CLK_SEL
Select clock inversion:
0b0
: Inverted.
0b1
: Not inverted.
Reset value
0b0
.
[2]
AUTOSTOP_EN
Enable autostop:
0b0
: Disabled.
0b1
: Enabled.
Reset value
0b0
.
[1]
PROC_SPEC_CLK_EN
Enable eMRAM controller clock:
0b0
: Disabled.
0b1
: Enabled.
Reset value
0b1
.
[0]
MRAM_CLK_EN
Enable eMRAM clock:
0b0
: Disabled.
0b1
: Enabled.
Reset value
0b1
.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-162
Non-Confidential