Table 3-115 SCC_MRAM_STATUS Register bit assignments
Bits
Name
Function
[31:5]
-
Reserved.
[4:0]
FSM_STATE
eMRAM controller FSM state:
0b00000
: OTP_RST.
0b00001
: OTP_LD.
0b00010
: PORD.
0b00011
: RESETB.
0b00100
: PORM.
0b00101
: PWR_UP.
0b00110
: PWR_DWN.
0b00111
: FAST_RD.
0b01000
: READ.
0b01001
: WRITE.
0b01010
: WAIT.
0b01011
: CSN_WAIT.
0b01100
: STOP.
0b01101
: DIRECT.
0b01110
: OTP_RST_WAIT.
0b01111
: FAST_HOLD.
0b10000
:
0b10001
:
Reset value
0b01100
.
SELECTION_CONTROL_REG Register
The SELECTION_CONTROL_REG Register characteristics are:
Purpose
Controls clock phase shift control signals.
Usage constraints
There are no usage register read or write constraints.
Note
Arm recommends that you do not alter the default values during normal operation.
Memory offset and full register reset value
See
.
The following table shows the SELECTION_CONTROL_REG Register bit assignments.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-167
Non-Confidential