Table 3-13 SECPPCINTEN Register bit assignments (continued)
Bits
Name
Function
[1]
S_APBPPC1PERIP_EN
Interrupt Enable of Peripheral Protection
Controller for APB slaves within the system
control element:
0b0
: Mask interrupt.
0b1
: Enable interrupt.
Reset value:
0b0
.
[0]
S_APBPPC0PERIP_EN
Interrupt Enable of Peripheral Protection
Controller for APB slaves within the base
element:
0b0
: Mask interrupt.
0b1
: Enable interrupt.
Reset value:
0b0
.
BRGINTSTAT Register
The Bridge Buffer Error Interrupt Status Register characteristics are:
Purpose
Stores the interrupt status of the bridge between CPU1 and the system.
See the
Arm
®
CoreLink
™
SSE
‑
200 Subsystem for Embedded Technical Reference Manual (r1p0)
for more information.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
3.4.6 Secure Privilege Control Block
.
The following table shows the bit assignments of the BRGINTSTAT Register.
Table 3-14 BRGINTSTAT Register bit assignments
Bits
Name
Function
[31:1]
-
Reserved.
[0]
BRG_CPU1SYS_STATUS
Interrupt Status of write buffer bridge error for
bridge between CPU1 and the system.
Reset value
0b0
.
BRGINTCLR Register
The Bridge Buffer Error Interrupt Clear Register characteristics are:
Purpose
Clears the interrupts of the bridge between CPU1 and the system.
See the
Arm
®
CoreLink
™
SSE
‑
200 Subsystem for Embedded Technical Reference Manual (r1p0)
for more information.
3 Programmers model
3.4 Base element
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-74
Non-Confidential