UG-549
ADuCM310 Hardware Reference Manual
Rev. C | Page 92 of 192
Flash Address Keyhole Register
Address: 0x4001800C, Reset: 0x00000000, Name: FEEFLADR
Table 108. Bit Descriptions for FEEFLADR
Bits
Bit Name
Description
Reset
Access
[31:19]
RESERVED
Returns 0x0 if read.
0x0
R
[18:3]
FLADDR
Memory mapped address for the flash location. Specifies flash address for
write command. The 3 LSBs always read 0.
0x0
RW
[2:0]
RESERVED
Returns 0x0 if read.
0x0
R
Flash Data Register: Keyhole Interface Lower 32 Bits
Address: 0x40018010, Reset: 0x00000000, Name: FEEFLDATA0
Table 109. Bit Descriptions for FEEFLDATA0
Bits
Bit Name
Description
Reset
Access
[31:0]
FLDATA0
FLDATA0 forms the lower 32 bit of the 64-bit data to be written to flash.
0x0
RW
Flash Data Register: Keyhole Interface Upper 32 Bits
Address: 0x40018014, Reset: 0x00000000, Name: FEEFLDATA1
Table 110. Bit Descriptions for FEEFLDATA1
Bits
Bit Name
Description
Reset
Access
[31:0]
FLDATA1
FLDATA1 forms the upper 32 bit of the 64-bit data to be written to flash.
0x0
RW
Lower Page Address Register
Address: 0x40018018, Reset: 0x00000000, Name: FEEADR0
Table 111. Bit Descriptions for FEEADR0
Bits
Bit Name
Description
Reset
Access
[31:19]
RESERVED
Return 0 when read.
0x0
RW
[18:11]
PAGEADDR0
Used by sign and page erase commands for specifying page address. See
the description of these commands in Table 107.
0x0
RW
[10:0]
RESERVED
Reserved.
0x0
R
Upper Page Address Register
Address: 0x4001801C, Reset: 0x00000000, Name: FEEADR1
Table 112. Bit Descriptions for FEEADR1
Bits
Bit Name
Description
Reset
Access
[31:19]
RESERVED
Return 0 when read.
0x0
RW
[18:11]
PAGEADDR1
Used by sign command for specifying the endpage address. See the
description of this command in Table 107.
0x0
RW
[10:0]
RESERVED
Reserved.
0x0
R
Key Register
Address: 0x40018020, Reset: 0x00000000, Name: FEEKEY
Table 113. Bit Descriptions for FEEKEY
Bits
Bit Name
Description
Reset
Access
[31:0]
KEY
Enter 0xF123F456 to allow key protected operations. Returns 0x00 if read.
0x0
W