ADuCM310 Hardware Reference Manual
UG-549
Rev. C | Page 9 of 192
CLOCKING ARCHITECTURE
CLOCKING ARCHITECTURE FEATURES
The
integrates two on-chip oscillators and circuitry for an external crystal and external clock source:
•
LFOSC is a 32 kHz, low power internal oscillator that is used in low power modes.
•
HFOSC is a 16 MHz internal oscillator that is used in active mode. This is the default input to the PLL.
•
HFXTAL is a 16 MHz external crystal oscillator.
•
External clock input (ECLKIN) is available via the GPIO pin.
CLOCKING ARCHITECTURE BLOCK DIAGRAM
HFOSC
16MHz OSC
WATCHDOG
TIMER
WAKE-UP
TIMER
TIMER0CLK
01
11
00
01
11
00
10
T4CON[9:10]
CLKCON0[1:0]
TIMER1CLK
LFOSC
(INTERNAL)
ECLKIN
P1.0
PCLK
PCLK
HCLK
PCLK
HCLK
I
2
C0
UART
D2D
SPI0
SPI1
CORE
PWM
01
11
00
10
01
11
00
10
CL
KCO
N0[
1:
0]
TIMER2CLK
PCLK
HCLK
80MHz SPLL
0
1
01
00
11
HFXTAL
16MHz OSC
CL
KCO
N0[
1
1]
CDPCLK
(CLKCON1[10:8])
I
2
C1
FLASH
ACLK
(TO LV DIE, ADC)
CDHCLK
(CLKCON1[2:0])
CLKCON5[3]
CLKCON5[4]
CLKCON5[5]
CLKCON5[6]
CLKCON5[0]
CLKCON5[1]
PCLK
UCLK
HCLK
CDD2DCLK
(CLKCON1[11])
1
1461-
003
÷4
T0CON[5:6]
T1CON[5:6]
T2CON[5:6]
CLKCON0[11]
Figure 3. Clocking Architecture Block Diagram