UG-549
ADuCM310 Hardware Reference Manual
Rev. C | Page 32 of 192
REGISTER SUMMARY: ADDITIONAL REGISTERS
Table 23. Register Summary
Address
Name
Description
Reset
Access
0x40083400
IBUFCON
Input buffer control bit
0x000F
RW
0x40087834
AFEREFC
Reference configuration register
0x00
RW
REGISTER DETAILS: ADDITIONAL REGISTERS
Input Buffer Control Bit Register
Address: 0x40083400, Reset: 0x000F, Name: IBUFCON
Table 24. Bit Descriptions for IBUFCON
Bits
Bit Name
Description
Reset
Access
[15:11]
RESERVED
Reserved.
0x0
RW
10
IBUF_AZ
Control of auto-zero mode.
0x0
RW
0: auto-zero mode enabled.
1: auto-zero mode disabled.
[9:8]
IBUF_CHOPPOL
Control bits for manual control of input buffer chop switches.
0x0
RW
00: (P, N) input buffers offset polarity is (+, +).
01: (P, N) input buffers offset polarity is (+, −).
10: (P, N) input buffers offset polarity is (−, +).
11: (P, N) input buffers offset polarity is (−, −).
Clear these bits to 0 if IBUFCON[10] = 0, or if IBUFCON[5:4] > 0.
[7:6]
RESERVED
Reserved.
0x0
RW
[5:4]
IBUF_CHOP
Chopping mode enable for the input buffers.
0x0
RW
00: chopping disabled on both buffers.
01: chopping enabled on N-side only; P-side disabled.
10: chopping enabled on P-side only; N-side disabled.
11: chopping enabled on both buffers.
[3:2]
IBUF_PD
Power down P/N input buffer separately.
0x3
RW
00: both sides powered on.
01: N-side powered down.
10: P-side powered down.
11: both sides powered down
[1:0]
IBUF_BYP
Bypass P/N input buffer separately.
0x3
RW
00: no bypass.
01: N-side bypassed.
10: P-side bypassed.
11: bypass both.