UG-549
ADuCM310 Hardware Reference Manual
Rev. C | Page 154 of 192
Bits
Bit Name
Description
Reset
Access
5
SP
Stick parity. Forces parity to defined values. When set, the parity is based
on the following bit settings:
0x0
RW
EPS = 1 and PEN = 1, parity is forced to 0.
EPS = 0 and PEN = 1, parity is forced to 1.
EPS = X and PEN = 0, no parity is transmitted.
0: parity is not forced based on EPS and PEN.
1: parity forced based on EPS and PEN.
4
EPS
Parity select. This bit only has meaning if parity is enabled (PEN set).
0x0
RW
0: odd parity is transmitted and checked.
1: even parity is transmitted and checked.
3
PEN
Parity enable. Controls the parity bit transmitted and checked. The value
transmitted and the value checked are based on the settings of EPS and SP.
0x0
RW
0: parity is not transmitted or checked.
1: parity is transmitted and checked.
2
STOP
Stop bit. Controls the number of stop bits transmitted. In all cases, only the
first stop bit is evaluated on data received.
0x0
RW
0: send 1 stop bit regardless of the word length (WLS).
1: send a number of stop bits based on the word length. Transmit 1.5 stop
bits if the word length is 5 bits (WLS = 00), or 2 stop bits if the word length
is 6 (WLS = 01), 7 (WLS = 10), or 8 bits (WLS = 11).
[1:0]
WLS
Word length select. Selects the number of bits per transmission.
0x0
RW
00: 5 bits.
01: 6 bits.
10: 7 bits.
11: 8 bits.
Modem Control Register
Address: 0x40005010, Reset: 0x0000, Name: COMMCR
Table 219. Bit Descriptions for COMMCR
Bits
Bit Name
Description
Reset
Access
[15:5]
RESERVED
Reserved.
0x0
R
4
LOOPBACK
Loopback mode. In loopback mode, SOUT is forced high. The modem
signals are also directly connected to the status inputs (RTS to CTS, DTR to
DSR, OUT1 to RI, and OUT2 to DCD).
0x0
RW
0: normal operation; loopback disabled.
1: loopback enabled.
3
OUT2
Output 2.
0x0
RW
0: force OUT2 to a Logic 1.
1: force OUT2 to a Logic 0.
2
OUT1
Output 1.
0x0
RW
0: force OUT1 to a Logic 1.
1: force OUT1 to a Logic 0.
1
RTS
Request to send.
0x0
RW
0: force RTS to a Logic 1.
1: force RTS to a Logic 0.
0
DTR
Data terminal ready.
0x0
RW
0: force DTR to a Logic 1.
1: force DTR to a Logic 0.