UG-549
ADuCM310 Hardware Reference Manual
Rev. C | Page 124 of 192
REGISTER SUMMARY: I
2
C1
Table 174. I
2
C1 Register Summary
Address
Name
Description
Reset
Access
0x40003400
I2C1MCON
Master control register
0x0000
RW
0x40003404
I2C1MSTA
Master status register
0x6000
R
0x40003408
I2C1MRX
Master receive data register
0x0000
R
0x4000340C
I2C1MTX
Master transmit data register
0x0000
RW
0x40003410
I2C1MRXCNT
Master receive data count register
0x0000
RW
0x40003414
I2C1MCRXCNT
Master current receive data count register
0x0000
R
0x40003418
I2C1ADR0
First master address byte register
0x0000
RW
0x4000341C
I2C1ADR1
Second master address byte register
0x0000
RW
0x40003424
I2C1DIV
Serial clock period divisor register
0x1F1F
RW
0x40003428
I2C1SCON
Slave control register
0x0000
RW
0x4000342C
I2C1SSTA
Slave I
2
C status/error/IRQ register
0x0001
R
0x40003430
I2C1SRX
Slave receive register
0x0000
R
0x40003434
I2C1STX
Slave transmit register
0x0000
RW
0x40003438
I2C1ALT
Hardware general call ID register
0x0000
RW
0x4000343C
I2C1ID0
First slave address device ID register
0x0000
RW
0x40003440
I2C1ID1
Second slave address device ID register
0x0000
RW
0x40003444
I2C1ID2
Third slave address device ID register
0x0000
RW
0x40003448
I2C1ID3
Fourth slave address device ID register
0x0000
RW
0x4000344C
I2C1FSTA
Master and slave FIFO status register
0x0000
RW
0x40003450
I2C1SHCON
Master and slave shared control register
0x0000
W
0x40003458
I2CASSCL
Automatic stretch control register for master and slave mode
0x0000
RW