ADuCM310 Hardware Reference Manual
UG-549
Rev. C | Page 33 of 192
Reference Configuration Register
Address: 0x40087834, Reset: 0x00, Name: AFEREFC
Table 25. Bit Descriptions for AFEREFC
Bits
Bit Name
Description
Reset
Access
7
RESERVED
Reserved.
0x0
RW
6
AFE_2MA_PDA
Power down the 2 mA Reference Output Driving Buffer A.
0x0
RW
0: power up 2.5 V Reference Output Driving Buffer A.
1: power down 2.5 V Reference Output Driving Buffer A.
[5:4]
RESERVED
Reserved.
0x0
RW
3
AFE_REF_EXT
Select reference source for buffered reference outputs.
0x0
RW
0: select internal 2.5 V reference.
1: select external 2.5 V reference.
2
AFE_2MA_PDB
Power down the 2 mA Reference Output Driving Buffer B.
0x0
RW
0: power up 2.5 V Reference Output Driving Buffer B.
1: power down 2.5 V Reference Output Driving Buffer B.
1
AFE_2V5R_PD
2.5 V reference buffer power down.
0x0
RW
0: power up 2.5 V reference buffer.
1: power down 2.5 V reference buffer.
0
AFE_BG_PD
Band gap power down.
0x0
RW
0: power up 1.2 V band gap.
1: power down 1.2 V band gap.