UG-549
ADuCM310 Hardware Reference Manual
Rev. C | Page 90 of 192
Bits
Bit Name
Description
Reset
Access
1
WRCLOSE
This bit is asserted when the user has written all keyhole registers for flash
write, and the controller has started the write. If this bit is high, all keyhole
registers (FEEFLADR, FEEFLDATA0, FEEFLDATA1), except the command
register (FEECMD), are closed for write.
0x0
R
0
CMDBUSY
Command busy. This bit is asserted when the flash block is executing any
command entered via the command register.
0x0
R
Command Control Register: Interrupt Enable Register
Address: 0x40018004, Reset: 0x00000000, Name: FEECON0
Table 106. Bit Descriptions for FEECON0
Bits
Bit Name
Description
Reset
Access
[31:3]
RESERVED
Returns 0 when read.
0x0
R
2
IENERR
Command fail interrupt enable. If this bit is set, an interrupt is generated
when a command or flash write completes with an error status.
0x0
RW
0: disable.
1: enable.
1
IWRALCOMP
Write almost complete interrupt enable. Returns 0 when read.
0x0
RW
0: disable.
1: enable.
0
IENCMD
Command complete interrupt enable. When set, an interrupt is generated
when a command or flash write completes.
0x0
RW
0: disable.
1: enable.