MAX 10 Plus User
Manual
23
May 31, 2019
AUDIO_SCL_SS_n
PIN_F15 I2C Clock/SPI interface mode chip-select signal
2.5V
AUDIO_SDA_MOSI
PIN_F16 I2C Data/SPI interface mode serial data output
2.5V
AUDIO_MISO_MFP4 PIN_E13 Serial data input/General purpose input
2.5V
AUDIO_SPI_SELECT PIN_E14 Control mode select pin
2.5V
AUDIO_RESET_n
PIN_D13 Reset signal
2.5V
AUDIO_GPIO_MFP5
PIN_D14 General Purpose digital IO/CLKOUT input
2.5V
3.4.6
Two Analog Input SMA Connectors
The MAX 10 Plus implements two analog input SMA connectors. The analog inputs are amplified
and translated by Texas Instruments INA159 gain of 0.2 level translation difference amplifier, then
the amplifier’s outputs are fed to dedicated single-ended analog input pins for MAX 10 build-in
ADC1 and ADC2 respectively. With the amplifiers, the analog input of two SMAs support from
-6.25V to +6.25V range.
shows the connection of SMA connectors to the FPGA.
Figure 3-19 Connection of SMA Connectors to the FPGA
3.4.7
DDR3 Memory
The board supports 256MB of DDR3 SDRAM comprising of one 16bit (64Mx16) DDR3 device
and one 8bit (128Mx8) device. The DDR3 devices shipped with this board are running at 300MHz
with the soft IP of MAX 10 external memory interface solution.
shows the connections