MAX 10 Plus User
Manual
20
May 31, 2019
Figure 3-15 Connections between the 7-segment Display HEX0 and the MAX 10 FPGA
Table 3-6 Pin Assignment of 7-segment Displays
Signal Name
FPGA Pin No.
Description
I/O Standard
HEX0[0]
PIN_D6
Seven Segment Digit 0[0]
3.3V
HEX0[1]
PIN_A5
Seven Segment Digit 0[1]
3.3V
HEX0[2]
PIN_C6
Seven Segment Digit 0[2]
3.3V
HEX0[3]
PIN_A6
Seven Segment Digit 0[3]
3.3V
HEX0[4]
PIN_F7
Seven Segment Digit 0[4]
3.3V
HEX0[5]
PIN_D7
Seven Segment Digit 0[5]
3.3V
HEX0[6]
PIN_B7
Seven Segment Digit 0[6]
3.3V
HEX1[0]
PIN_C7
Seven Segment Digit 1[0]
3.3V
HEX1[1]
PIN_C8
Seven Segment Digit 1[1]
3.3V
HEX1[2]
PIN_D8
Seven Segment Digit 1[2]
3.3V
HEX1[3]
PIN_D10
Seven Segment Digit 1[3]
3.3V
HEX1[4]
PIN_E10
Seven Segment Digit 1[4]
3.3V
HEX1[5]
PIN_H11
Seven Segment Digit 1[5]
3.3V
HEX1[6]
PIN_E6
Seven Segment Digit 1[6]
3.3V
3.4.3
Power Monitor
The MAX 10 Plus has implemented three power monitor chips to monitor the FPGA core power
and VCCIO power voltage and current.
shows the connection between the power
monitor chip and the MAX 10 FPGA. Through the I2C serial interface, the power monitor can be
configured to measure remote voltage and remote current. Programmable calibration value,
conversion times, and averaging, combined with an internal multiplier, enable direct readouts of
current in amperes and power in watts.
shows the pin assignment of power monitor I2C
bus.