MAX 10 Plus User
Manual
24
May 31, 2019
between the DDR3 and MAX 10 FPGA.
shows the DDR3 interface pin assignments.
Figure 3-20 Connections between the DDR3 and FPGA
Table 3-10 Pin Assignment of FPGA DDR3 Memory
Signal Name
FPGA Pin No. Description
I/O Standard
DDR3_A[0]
PIN_U20
DDR3 Address[0]
SSTL-15 Class I
DDR3_A[1]
PIN_F19
DDR3 Address[1]
SSTL-15 Class I
DDR3_A[2]
PIN_V20
DDR3 Address[2]
SSTL-15 Class I
DDR3_A[3]
PIN_G20
DDR3 Address[3]
SSTL-15 Class I
DDR3_A[4]
PIN_F20
DDR3 Address[4]
SSTL-15 Class I
DDR3_A[5]
PIN_E20
DDR3 Address[5]
SSTL-15 Class I
DDR3_A[6]
PIN_E21
DDR3 Address[6]
SSTL-15 Class I
DDR3_A[7]
PIN_Y20
DDR3 Address[7]
SSTL-15 Class I
DDR3_A[8]
PIN_C22
DDR3 Address[8]
SSTL-15 Class I
DDR3_A[9]
PIN_D22
DDR3 Address[9]
SSTL-15 Class I
DDR3_A[10]
PIN_J14
DDR3 Address[10]
SSTL-15 Class I
DDR3_A[11]
PIN_E22
DDR3 Address[11]
SSTL-15 Class I
DDR3_A[12]
PIN_G22
DDR3 Address[12]
SSTL-15 Class I
DDR3_A[13]
PIN_D19
DDR3 Address[13]
SSTL-15 Class I
DDR3_A[14]
PIN_C20
DDR3 Address[14]
SSTL-15 Class I
DDR3_BA[0]
PIN_W22
DDR3 Bank Address[0]
SSTL-15 Class I
DDR3_BA[1]
PIN_Y21
DDR3 Bank Address[1]
SSTL-15 Class I
DDR3_BA[2]
PIN_Y22
DDR3 Bank Address[2]
SSTL-15 Class I
DDR3_CAS_n
PIN_U19
DDR3 Column Address Strobe
SSTL-15 Class I
DDR3_CKE
PIN_V18
Clock Enable pin for DDR3
SSTL-15 Class I
DDR3_CLK_n
PIN_E18
Clock n for DDR3
DIFFERENTIAL 1.5-V
SSTL Class I
DDR3_CLK_p
PIN_D18
Clock p for DDR3
Differential 1.5-V SSTL