MAX 10 Plus User
Manual
19
May 31, 2019
KEY[4]
PIN_R22
Push-button[4]
1.5V
Table 3-4 Pin Assignment of Slide Switches
Signal Name
FPGA Pin No.
Description
I/O Standard
SW[0]
PIN_N22
Slide Switch[0]
1.5V
SW[1]
PIN_M22
Slide Switch[1]
1.5V
SW[2]
PIN_N21
Slide Switch[2]
1.5V
SW[3]
PIN_L22
Slide Switch[3]
1.5V
SW[4]
PIN_J22
Slide Switch[4]
1.5V
SW[5]
PIN_H22
Slide Switch[5]
1.5V
SW[6]
PIN_J21
Slide Switch[6]
1.5V
SW[7]
PIN_C21
Slide Switch[7]
1.5V
SW[8]
PIN_G19
Slide Switch[8]
1.5V
SW[9]
PIN_H21
Slide Switch[9]
1.5V
Table 3-5 Pin Assignment of LEDs
Signal Name
FPGA Pin No.
Description
I/O Standard
LEDR[0]
PIN_C2
LEDR [0]
3.3V
LEDR[1]
PIN_B3
LEDR [1]
3.3V
LEDR[2]
PIN_A3
LEDR [2]
3.3V
LEDR[3]
PIN_C3
LEDR [3]
3.3V
LEDR[4]
PIN_A4
LEDR [4]
3.3V
LEDR[5]
PIN_B4
LEDR [5]
3.3V
LEDR[6]
PIN_C4
LEDR [6]
3.3V
LEDR[7]
PIN_B5
LEDR [7]
3.3V
LEDR[8]
PIN_C5
LEDR [8]
3.3V
LEDR[9]
PIN_D5
LEDR [9]
3.3V
3.4.2
7-segment Displays
The MAX 10 Plus has two 7-segment displays. These displays are paired to display numbers in
various sizes.
shows the connection of seven segments (common anode) to pins on
MAX 10 FPGA. The segment can be turned on or off by applying a low logic level or high logic
level from the FPGA, respectively.
Each segment in a display is indexed from 0 to 6, with corresponding positions given in
shows the pin assignment of FPGA to the 7-segment displays.