MAX 10 Plus User
Manual
26
May 31, 2019
DDR3 interface pin assignments.
Figure 3-21 Connections between MAX 10 FPGA and QSPI Flash
Table 3-11 Pin Assignment of QSPI Flash
Signal Name
FPGA Pin No.
Description
I/O
Standard
FLASH_DATA[0]
PIN_AB18
FLASH Data[0]
3.3V
FLASH_DATA[1]
PIN_AA19
FLASH Data[1]
3.3V
FLASH_DATA[2]
PIN_AB19
FLASH Data[2]
3.3V
FLASH_DATA[3]
PIN_AA20
FLASH Data[3]
3.3V
FLASH_DCLK
PIN_AB17
FLASH Data Clock
3.3V
FLASH_NCSO
PIN_AB21
FLASH Chip Enable
3.3V
FLASH_RESET_n
PIN_AB20
FLASH Chip Reser
3.3V
3.4.9
Ethernet
The board supports Gigabit Ethernet transfer by an external Marvell 88E1111 PHY chip. The
88E1111 chip with integrated 10/100/1000 Mbps Gigabit Ethernet transceiver support
GMII/MII/RGMII/TBI MAC interfaces.
shows the connections between the MAX 10
FPGA, Ethernet PHY, and RJ-45 connector. The pin assignment associated to Gigabit Ethernet
interface is listed in