MAX 10 Plus User
Manual
29
May 31, 2019
HDMI_RX_D15
PIN_AB14
Video Pixel Output Port
3.3V
HDMI_RX_D16
PIN_AA14
Video Pixel Output Port
3.3V
HDMI_RX_D17
PIN_AB13
Video Pixel Output Port
3.3V
HDMI_RX_D18
PIN_Y13
Video Pixel Output Port
3.3V
HDMI_RX_D19
PIN_AB12
Video Pixel Output Port
3.3V
HDMI_RX_D20
PIN_AA12
Video Pixel Output Port
3.3V
HDMI_RX_D21
PIN_W13
Video Pixel Output Port
3.3V
HDMI_RX_D22
PIN_W12
Video Pixel Output Port
3.3V
HDMI_RX_D23
PIN_V13
Video Pixel Output Port
3.3V
HDMI_RX_CLK
PIN_P11
Line-Locked Output Clock
3.3V
HDMI_RX_DE
PIN_W10
Data Enable Signal for Digital Video.
3.3V
HDMI_RX_HS
PIN_V12
Horizontal Synchronization
3.3V
HDMI_RX_VS
PIN_W11
Vertical Synchronization
3.3V
HDMI_RX_INT1
PIN_P12
Interrupt Signal
3.3V
HDMI_I2C_SCL
PIN_R13
I2C Clock
3.3V
HDMI_I2C_SDA
PIN_P13
I2C Data
3.3V
HDMI_MCLK
PIN_R12
Audio Master Output Clock
3.3V
HDMI_LRCLK
PIN_V11
Audio Left/Right Clock
3.3V
HDMI_SCLK
PIN_W8
Audio Serial Output Clock
3.3V
HDMI_AP
PIN_W9
Audio Output Pin
3.3V
HDMI_RX_RESET_n PIN_AA13
System Reset Input
3.3V
3.4.11
2x10 ADC Header
The board has a 2x10 ADC header with sixteen analog inputs connected to FPGA ADC1 and ADC2
respectively. The 1x3 header J12 is used to select pin 18 of 2x10 header J7 or potentiometer input to
be connected to the channel 8 of FPGA ADC2. Short pin 1 and pin 2 of J12 to select potentiometer,
short pin 3 and pin 4 to select pin 18 of 2x10 header J7. The 1x3 header J13 is used to select pin 16
of 2x10 header J7 or on-board microphone to be connected to the channel 7 of FPGA ADC2. Short
pin 1 and pin 2 of J13 to select on-board microphone, short pin 3 and pin 4 to select pin 16 of 2x10
header J7.
shows the connection of 2x10 ADC header and MAX 10 FPGA.