CHAPTER 13 RESET FUNCTIONS
User’s Manual U12688EJ4V0UM00
410
(1) Receiving the reset signal
RESET (input)
Internal system
reset signal
Eliminate as a noise
∆
∆
Reset
acceptance
Reset
release
Analog
delay
Analog
delay
Analog
delay
Note
Note The internal system reset signal continues in the active state for at least 4 system clock cycles after
reset clear timing by the RESET signal.
(2) Reset during power on
In the reset operation during power on (when the power is turned on), in accordance with the low-level width of
the RESET signal, it is necessary to secure an oscillation stabilization time of 10 ms or greater from power rise
to the reception of the reset.
HV
DD
RESET (input)
Oscillation stabilization
time
Analog delay
∆
Reset release
13.3 Initialization
The initial values of the CPU, internal RAM and internal peripheral I/O after reset are shown in Table 13-2.
Initialize the contents of each register as necessary during program operation. Particularly, the registers shown
below are related to system settings, so set them as necessary.
{
Power save control register (PSC): Sets the functions of pins X1 and X2, the operation of the CLKOUT pin, etc.
{
Data wait control register (DWC): Sets the number of data wait states.
Summary of Contents for V850E/MS1 UPD703100
Page 2: ...User s Manual U12688EJ4V0UM00 2 MEMO ...
Page 6: ...User s Manual U12688EJ4V0UM00 6 MEMO ...
Page 8: ...User s Manual U12688EJ4V0UM00 8 MEMO ...
Page 12: ...User s Manual U12688EJ4V0UM00 12 MEMO ...
Page 26: ...User s Manual U12688EJ4V0UM00 26 MEMO ...
Page 68: ...User s Manual U12688EJ4V0UM00 68 MEMO ...
Page 124: ...User s Manual U12688EJ4V0UM00 124 MEMO ...
Page 198: ...User s Manual U12688EJ4V0UM00 198 MEMO ...
Page 230: ...User s Manual U12688EJ4V0UM00 230 MEMO ...