APPENDIX C INDEX
User’s Manual U12688EJ4V0UM00
442
CG ..........................................................................231
CH0 to CH3 ............................................................173
CKC........................................................................233
CKDIV0, CKDIV1 ...................................................233
CKSEL .....................................................................62
CL0, CL1 ................................................................288
Clearing/starting timer (timer1) ...............................265
CLKOUT...................................................................62
Clock control register..............................................233
Clock generator ......................................................231
Clock generator functions.......................................231
Clock output inhibit mode .......................................243
Clock selection .......................................................232
Clocked serial interfaces 0 to 3 ..............................299
Clocked serial interface mode registers 0 to 3........301
Clocks of DMA transfer...........................................194
CLSn0, CLSn1 (n = 0 to 3) .....................................302
CM40, CM41 ..........................................................253
CMIC40, CMIC41 ...................................................217
CMIF40, CMIF41 ....................................................217
CMMK40, CMMK41................................................217
CMPR40n, CMPR41n (n = 0 to 2) ..........................217
CMS1n0 to CMS1n3 (n = 0 to 5) ............................255
Command register ..................................................101
Compare operation (timer 1) ..................................269
Compare operation (timer 4) ..................................272
Compare registers 40, 41 .......................................253
Control register (CG) ..............................................237
Control register (DMAC) .........................................163
Control register (RPU) ............................................254
Count clock selection (timer 1) ...............................263
Count clock selection (timer 4) ...............................271
Count operation (timer 1)........................................262
Count operation (timer 4)........................................271
CPC0n, CPC1n (n = 0 to 3) ....................................140
CPU address space .................................................76
CPU function ............................................................69
CPU register set .......................................................70
CRXE0 to CRXE3 ..................................................301
CS ..........................................................................318
CS0 to CS7 ..............................................................55
CSI0 to CSI3 ..........................................................299
CSIC0 to CSIC3 .....................................................217
CSIF0 to CSIF3 ......................................................217
CSIM0 to CSIM3 ....................................................301
CSMK0 to CSMK3..................................................217
CSOT0 to CSOT3 ..................................................301
CSPRmn (m = 0 to 3, n = 0 to 2) ............................217
CTBP........................................................................ 72
CTPC ....................................................................... 72
CTPSW .................................................................... 72
CTXE0 to CTXE3 ................................................... 301
CV
DD
......................................................................... 64
CV
SS
......................................................................... 64
CY ............................................................................ 73
[D]
D0 to D7 ................................................................... 53
D8 to D15 ................................................................. 53
DA0 to DA15 .......................................................... 166
DA16 to DA25 ........................................................ 165
DAC0n, DAC1n (n = 0 to 3).................................... 140
DAD0, DAD1 .......................................................... 169
DADC0 to DADC3 .................................................. 168
Data wait control registers 1, 2 ............................... 113
DAW0n, DAW1n (n = 0 to 3) .................................. 141
DBC0 to DBC3 ....................................................... 167
DBPC ....................................................................... 72
DBPSW .................................................................... 72
DCHC0 to DCHC3.................................................. 170
DCLK0, DCLK1 ...................................................... 237
DCm0, DCm1 (m = 0 to 7)...................................... 142
DDA0 to DDA3 ....................................................... 165
DDIS....................................................................... 173
Dedicated baud rate generators 0 to 2 ................... 310
Direct mode ............................................................ 232
DMA addressing control registers 0 to 3 ................ 168
DMA bus states ...................................................... 175
DMA byte count registers 0 to 3 ............................. 167
DMA channel control registers 0 to 3 ..................... 170
DMA channel priorities ........................................... 190
DMA controller ....................................................... 161
DMA destination address registers 0 to 3............... 165
DMA disable status register ................................... 173
DMA functions ........................................................ 161
DMA restart register ............................................... 173
DMA source address registers 0 to 3 ..................... 163
DMA transfer start factors ...................................... 191
DMA trigger factor registers 0 to 3.......................... 171
DMAAK0 to DMAAK3............................................... 50
DMAC..................................................................... 161
DMAC bus cycle state transition diagram............... 178
DMAIC0 to DMAIC3 ............................................... 217
DMAIF0 to DMAIF3 ................................................ 217
DMAMK0 to DMAMK3............................................ 217
DMAPRmn to DMAPRmn (m = 0 to 3, n = 0 to 2).... 217
Summary of Contents for V850E/MS1 UPD703100
Page 2: ...User s Manual U12688EJ4V0UM00 2 MEMO ...
Page 6: ...User s Manual U12688EJ4V0UM00 6 MEMO ...
Page 8: ...User s Manual U12688EJ4V0UM00 8 MEMO ...
Page 12: ...User s Manual U12688EJ4V0UM00 12 MEMO ...
Page 26: ...User s Manual U12688EJ4V0UM00 26 MEMO ...
Page 68: ...User s Manual U12688EJ4V0UM00 68 MEMO ...
Page 124: ...User s Manual U12688EJ4V0UM00 124 MEMO ...
Page 198: ...User s Manual U12688EJ4V0UM00 198 MEMO ...
Page 230: ...User s Manual U12688EJ4V0UM00 230 MEMO ...