User’s Manual U12688EJ4V0UM00
24
LIST OF TABLES (1/2)
Table No.
Title
Page
3-1
Program Registers......................................................................................................................................... 71
3-2
System Register Numbers ............................................................................................................................. 72
3-3
Interrupt/Exception Table............................................................................................................................... 83
4-1
Bus Cycles in Which the Wait Function Is Valid .......................................................................................... 115
4-2
Bus Priority Order ........................................................................................................................................ 122
5-1
Example of DRAM and Address Multiplex Width......................................................................................... 138
5-2
Example of DRAM Refresh Interval ............................................................................................................. 155
5-3
Example of Interval Factor Settings............................................................................................................. 155
6-1
Relationship Between Transfer Type and Transfer Object.......................................................................... 189
6-2
External Bus Cycle During DMA Transfer ................................................................................................... 189
6-3
Minimum Execution Clock in DMA Cycle..................................................................................................... 194
6-4
DMAAKn Active
→
DMARQn Inactive Time for Single Transfer to External Memory ................................. 196
7-1
Interrupt List................................................................................................................................................. 200
7-2
Interrupt Control Register Addresses and Bits ............................................................................................ 216
8-1
Clock Generator Operation by Power Save Control .................................................................................... 236
8-2
Operating States When in HALT Mode ....................................................................................................... 238
8-3
Operations after HALT Mode Is Released by Interrupt Request ................................................................. 239
8-4
Operating States When in IDLE Mode......................................................................................................... 240
8-5
Operating States When in Software STOP Mode........................................................................................ 242
8-6
Example of Count Time (
φ
= 5
×
f
XX
)............................................................................................................ 246
9-1
RPU Configuration List ................................................................................................................................ 248
9-2
Capture Trigger Signals (TM1n) to 16-Bit Capture Registers ...................................................................... 266
9-3
Interrupt Request Signals (TM1n) from 16-Bit Compare Registers ............................................................. 269
10-1
Default Priority of Interrupt........................................................................................................................... 294
10-2
Baud Rate Generator Setup Values ............................................................................................................ 312
Summary of Contents for V850E/MS1 UPD703100
Page 2: ...User s Manual U12688EJ4V0UM00 2 MEMO ...
Page 6: ...User s Manual U12688EJ4V0UM00 6 MEMO ...
Page 8: ...User s Manual U12688EJ4V0UM00 8 MEMO ...
Page 12: ...User s Manual U12688EJ4V0UM00 12 MEMO ...
Page 26: ...User s Manual U12688EJ4V0UM00 26 MEMO ...
Page 68: ...User s Manual U12688EJ4V0UM00 68 MEMO ...
Page 124: ...User s Manual U12688EJ4V0UM00 124 MEMO ...
Page 198: ...User s Manual U12688EJ4V0UM00 198 MEMO ...
Page 230: ...User s Manual U12688EJ4V0UM00 230 MEMO ...