CHAPTER 3 CPU FUNCTION
User’s Manual U12688EJ4V0UM00
93
(2/8)
Bit Units for Manipulation
Address
Function Register Name
Symbol
R/W
1 bit
8 bits
16 bits
After
Reset
FFFFF050H
Port 8 mode control register
PMC8
{
{
FFFFF052H
Port 9 mode control register
PMC9
{
{
00H/FFH
FFFFF054H
Port 10 mode control register
PMC10
{
{
FFFFF056H
Port 11 mode control register
PMC11
{
{
FFFFF058H
Port 12 mode control register
PMC12
{
{
00H
FFFFF060H
Data wait control register 1
DWC1
{
FFFFH
FFFFF062H
Bus cycle control register
BCC
{
5555H
FFFFF064H
Bus cycle type control register
BCT
{
0000H
FFFFF066H
Bus size configuration register
BSC
{
5555H/
0000H
FFFFF06AH
Data wait control register 2
DWC2
{
{
FFH
FFFFF06CH
Fly-by transfer data wait control register
FDW
{
{
FFFFF070H
Power save control register
PSC
{
{
FFFFF072H
Clock control register
CKC
{
{
00H
FFFFF078H
System status register
SYS
{
{
0000000
×
B
FFFFF084H
Baud rate generator compare register 0
BRGC0
{
{
Undefined
FFFFF086H
Baud rate generator prescaler mode register 0
BPRM0
{
{
FFFFF088H
Clocked serial interface mode register 0
CSIM0
{
{
00H
FFFFF08AH
Serial I/O shift register 0
SIO0
{
{
FFFFF094H
Baud rate generator compare register 1
BRGC1
{
{
Undefined
FFFFF096H
Baud rate generator prescaler mode register 1
BPRM1
{
{
FFFFF098H
Clocked serial interface mode register 1
CSIM1
{
{
00H
FFFFF09AH
Serial I/O shift register 1
SIO1
{
{
FFFFF0A4H
Baud rate generator compare register 2
BRGC2
{
{
Undefined
FFFFF0A6H
Baud rate generator prescaler mode register 2
BPRM2
{
{
FFFFF0A8H
Clocked serial interface mode register 2
CSIM2
{
{
00H
FFFFF0AAH
Serial I/O shift register 2
SIO2
{
{
Undefined
FFFFF0B8H
Clocked serial interface mode register 3
CSIM3
{
{
00H
FFFFF0BAH
Serial I/O shift register 3
SIO3
{
{
Undefined
FFFFF0C0H
Asynchronous serial interface mode register 00
ASIM00
{
{
80H
FFFFF0C2H
Asynchronous serial interface mode register 01
ASIM01
R/W
{
{
FFFFF0C4H
Asynchronous serial interface status register 0
ASIS0
{
{
00H
FFFFF0C8H
Receive buffer 0 (9 bits)
RXB0
{
FFFFF0CAH
Receive buffer 0L (lower 8 bits)
RXB0L
R
{
{
FFFFF0CCH
Transmit shift register 0 (9 bits)
TXS0
{
FFFFF0CEH
Transmit shift register 0L (lower 8 bits)
TXS0L
W
{
Undefined
Summary of Contents for V850E/MS1 UPD703100
Page 2: ...User s Manual U12688EJ4V0UM00 2 MEMO ...
Page 6: ...User s Manual U12688EJ4V0UM00 6 MEMO ...
Page 8: ...User s Manual U12688EJ4V0UM00 8 MEMO ...
Page 12: ...User s Manual U12688EJ4V0UM00 12 MEMO ...
Page 26: ...User s Manual U12688EJ4V0UM00 26 MEMO ...
Page 68: ...User s Manual U12688EJ4V0UM00 68 MEMO ...
Page 124: ...User s Manual U12688EJ4V0UM00 124 MEMO ...
Page 198: ...User s Manual U12688EJ4V0UM00 198 MEMO ...
Page 230: ...User s Manual U12688EJ4V0UM00 230 MEMO ...