User’s Manual U12688EJ4V0UM00
16
7.3.5
In-service priority register (ISPR)................................................................................................. 218
7.3.6
Maskable interrupt status flag (ID) ............................................................................................... 218
7.3.7
Noise elimination ......................................................................................................................... 219
7.3.8
Edge detection function ............................................................................................................... 220
7.4
Software Exception .................................................................................................................. 222
7.4.1
Operation ..................................................................................................................................... 222
7.4.2
Restore ........................................................................................................................................ 223
7.4.3
Exception status flag (EP) ........................................................................................................... 224
7.5
Exception Trap.......................................................................................................................... 225
7.5.1
Illegal op code definition .............................................................................................................. 225
7.5.2 Operation ..................................................................................................................................... 226
7.5.3
Restore ........................................................................................................................................ 226
7.6
Multiple Interrupt Processing Control .................................................................................... 227
7.7
Interrupt Latency Time ............................................................................................................. 229
7.8
Periods in Which Interrupt Is Not Acknowledged ................................................................. 229
CHAPTER 8 CLOCK GENERATOR FUNCTIONS.............................................................................. 231
8.1
Features..................................................................................................................................... 231
8.2
Configuration ............................................................................................................................ 231
8.3
Input Clock Selection ............................................................................................................... 232
8.3.1
Direct mode ................................................................................................................................. 232
8.3.2
PLL mode .................................................................................................................................... 232
8.3.3
Clock control register (CKC) ........................................................................................................ 233
8.4
PLL Lockup ............................................................................................................................... 234
8.5
Power Saving Control .............................................................................................................. 235
8.5.1
Outline ......................................................................................................................................... 235
8.5.2
Control registers .......................................................................................................................... 237
8.5.3
HALT mode.................................................................................................................................. 238
8.5.4
IDLE mode ................................................................................................................................... 240
8.5.5
Software STOP mode .................................................................................................................. 242
8.5.6
Clock output inhibit mode ............................................................................................................ 243
8.6
Securing Oscillation Stabilization Time ................................................................................. 244
8.6.1
Specifying securing of oscillation stabilization time .....................................................................244
8.6.2
Time base counter (TBC)............................................................................................................. 246
CHAPTER 9 TIMER/COUNTER FUNCTION (REAL-TIME PULSE UNIT)........................................ 247
9.1
Features..................................................................................................................................... 247
9.2
Basic Configuration.................................................................................................................. 248
9.2.1 Timer
1......................................................................................................................................... 251
9.2.2
Timer 4......................................................................................................................................... 253
9.3
Control Registers...................................................................................................................... 254
9.4
Timer 1 Operation ..................................................................................................................... 262
9.4.1
Count operation ........................................................................................................................... 262
9.4.2
Count clock selection................................................................................................................... 263
9.4.3
Overflow....................................................................................................................................... 264
9.4.4
Clearing/starting timer by TCLR1n signal input ........................................................................... 265
9.4.5 Capture
operation ........................................................................................................................ 266
9.4.6
Compare operation ...................................................................................................................... 269
Summary of Contents for V850E/MS1 UPD703100
Page 2: ...User s Manual U12688EJ4V0UM00 2 MEMO ...
Page 6: ...User s Manual U12688EJ4V0UM00 6 MEMO ...
Page 8: ...User s Manual U12688EJ4V0UM00 8 MEMO ...
Page 12: ...User s Manual U12688EJ4V0UM00 12 MEMO ...
Page 26: ...User s Manual U12688EJ4V0UM00 26 MEMO ...
Page 68: ...User s Manual U12688EJ4V0UM00 68 MEMO ...
Page 124: ...User s Manual U12688EJ4V0UM00 124 MEMO ...
Page 198: ...User s Manual U12688EJ4V0UM00 198 MEMO ...
Page 230: ...User s Manual U12688EJ4V0UM00 230 MEMO ...