
IDT Switch Configuration and Status Registers
PES48T12G2 User Manual
16 - 11
April 5, 2013
23:21
FDC_FS6DBG2
RW
0x2
SWSticky
Transmit Driver Fine De-emphasis Control for Full Swing
Mode with -6.0dB in Gen 2.
This field provides fine level control of the transmit driver de-
emphasis level in Gen 2 mode, when the SDE field in the associ-
ated port’s PCIELCTL2 register is set to -6.0dB de-emphasis.
This field has no effect when the port operates in low-swing mode
(i.e., de-emphasis is turned-off in this mode).
This field controls the voltage level for the lane(s) selected by the
Lane Select (LANESEL[3:0]) field in the SerDes Control (S[x]CTL)
register.This value is SWSticky for all lanes (i.e., even those not
selected by the LANESEL field in the S[x]CTL register).
Refer to section Programmable Voltage Margining and De-Empha-
sis on page 7-3 for further details on programming this field.
27:24
TDVL_LSG1
RW
0x9
SWSticky
Transmit Driver Voltage Level for Low-Swing Mode in Gen 1.
This field controls the SerDes transmit driver voltage level when
the associated port operates in low-swing mode (i.e., the LSE bit in
the port’s SERDESCFG register is set to 0x1) and Gen 1 data rate.
The value of this field corresponds to the peak-to-peak differential
voltage at the transmitter pins.
This field controls the voltage level for the lane(s) selected by the
Lane Select (LANESEL[3:0]) field in the SerDes Control (S[x]CTL)
register.This value is SWSticky for all lanes (i.e., even those not
selected by the LANESEL field in the S[x]CTL register).
Refer to section Programmable Voltage Margining and De-Empha-
sis on page 7-3 for further details on programming this field.
31:28
TDVL_LSG2
RW
0x8
SWSticky
Transmit Driver Voltage Level for Low-Swing Mode in Gen 2.
This field controls the SerDes transmit driver voltage level when
the associated port operates in low-swing mode (i.e., the LSE bit in
the port’s SERDESCFG register is set to 0x1) and Gen 2 data rate.
The value of this field corresponds to the peak-to-peak differential
voltage at the transmitter pins.
This field controls the voltage level for the lane(s) selected by the
Lane Select (LANESEL[3:0]) field in the SerDes Control (S[x]CTL)
register.This value is SWSticky for all lanes (i.e., even those not
selected by the LANESEL field in the S[x]CTL register).
Refer to section Programmable Voltage Margining and De-Empha-
sis on page 7-3 for further details on programming this field.
Bit
Field
Field
Name
Type
Default
Value
Description
Summary of Contents for 89HPES48T12G2
Page 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Page 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Page 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Page 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Page 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Page 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Page 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Page 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Page 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...