
IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 57
April 5, 2013
4
CCIE
RW
0x0
SWSticky
Command Complete Interrupt Enable.
This field contains the initial value of the corresponding field in the
PCI Express Slot Control (PCIESCTL) register when the corre-
sponding slot or hot-plug capability is enabled.
A partition reset does not reset slot and hot-plug capability bits
since they are RWL. The intent of this field is to allow the initial
value of the corresponding field in the PCIESCTL register to be
controlled following a partition fundamental reset.
A write to this field causes an immediate effect in the correspond-
ing field in the PCIESCTL register.
5
HPIE
RW
0x0
SWSticky
Hot Plug Interrupt Enable.
This field contains the initial value of the corresponding field in the
PCI Express Slot Control (PCIESCTL) register when the corre-
sponding slot or hot-plug capability is enabled.
A partition reset does not reset slot and hot-plug capability bits
since they are RWL. The intent of this field is to allow the initial
value of the corresponding field in the PCIESCTL register to be
controlled following a partition fundamental reset.
A write to this field causes an immediate effect in the correspond-
ing field in the PCIESCTL register.
7:6
AIC
RW
0x3
SWSticky
Attention Indicator Control.
This field contains the initial value of the corresponding field in the
PCI Express Slot Control (PCIESCTL) register when the corre-
sponding slot or hot-plug capability is enabled.
A partition reset does not reset slot and hot-plug capability bits
since they are RWL. The intent of this field is to allow the initial
value of the corresponding field in the PCIESCTL register to be
controlled following a partition fundamental reset.
A write to this field causes an immediate effect in the correspond-
ing field in the PCIESCTL register.
9:8
PIC
RW
0x1
SWSticky
Power Indicator Control.
This field contains the initial value of the corresponding field in the
PCI Express Slot Control (PCIESCTL) register when the corre-
sponding slot or hot-plug capability is enabled.
A partition reset does not reset slot and hot-plug capability bits
since they are RWL. The intent of this field is to allow the initial
value of the corresponding field in the PCIESCTL register to be
controlled following a partition fundamental reset.
A write to this field causes an immediate effect in the correspond-
ing field in the PCIESCTL register.
10
PCC
RW
0x0
SWSticky
Power Controller Control.
This field contains the initial value of the corresponding field in the
PCI Express Slot Control (PCIESCTL) register when the corre-
sponding slot or hot-plug capability is enabled.
A partition reset does not reset slot and hot-plug capability bits
since they are RWL. The intent of this field is to allow the initial
value of the corresponding field in the PCIESCTL register to be
controlled following a partition fundamental reset.
A write to this field causes an immediate effect in the correspond-
ing field in the PCIESCTL register.
Bit
Field
Field
Name
Type
Default
Value
Description
Summary of Contents for 89HPES48T12G2
Page 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Page 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Page 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Page 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Page 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Page 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Page 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Page 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Page 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...