
IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 4
April 5, 2013
CLS - Cache Line Size Register (0x00C)
PLTIMER - Primary Latency Timer (0x00D)
HDR - Header Type Register (0x00E)
BIST - Built-in Self Test Register (0x00F)
BAR0 - Base Address Register 0 (0x010)
BAR1 - Base Address Register 1 (0x014)
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
CLS
RW
0x00
Cache Line Size.
This field has no effect on the bridge’s function-
ality but may be read and written by software.
This field is implemented for compatibility with legacy software.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
PLTIMER
RO
0x00
Primary Latency Timer.
Not applicable.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
HDR
RO
0x01
Header Type.
This value indicates a type 1 header with a single
function bridge layout.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
BIST
RO
0x0
BIST.
This value indicates that the bridge does not implement
BIST.
Bit
Field
Field
Name
Type
Default
Value
Description
31:0
BAR
RO
0x0
Base Address Register.
Not applicable.
Bit
Field
Field
Name
Type
Default
Value
Description
31:0
BAR
RO
0x0
Base Address Register.
Not applicable.
Summary of Contents for 89HPES48T12G2
Page 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Page 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Page 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Page 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Page 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Page 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Page 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Page 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Page 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...