![Freescale Semiconductor MCF52230 ColdFire Reference Manual Download Page 331](http://html1.mh-extra.com/html/freescale-semiconductor/mcf52230-coldfire/mcf52230-coldfire_reference-manual_2330648331.webp)
Ethernet Physical Transceiver (EPHY)
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
19-10
Freescale Semiconductor
9
RAN
Restart Auto-Negotiation bit. This bit determines when the A/N process can start processing.
1 When auto-negotiation is enabled (ANE=1), the auto-negotiation process is restarted. After
auto-negotiation indicates that it has been initialized, this bit is cleared. When bit ANE is cleared
to indicate auto-negotiation is disabled, RAN must also be 0.
0 Normal operation
8
DPLX
Duplex Mode bit. This mode can be selected by the auto-negotiation process or manual duplex
selection. Manual duplex selection is allowed only while the auto-negotiation process is disabled
(ANE=0). While the auto-negotiation process is enabled (ANE = 1), the state of DPLX has no effect
on the link configuration. While loopback mode is asserted (LOOPBACK =1), the value of DPLX has
no effect on the PHY.
1 Indicates full-duplex mode
0 Indicates half-duplex mode
7
COLTEST
Collision Test bit. The collision test function is enabled only if the loopback mode of operation is also
selected (LOOPBACK = 1).
1 Forces the PHY to assert the MII_COL signal within 512 bit times from the assertion of MII_TXEN
and de-assert MII_COL within 4 bit times of MII_TXEN being de-asserted.
0 Normal operation
6–0
Reserved, should be cleared.
Table 19-6. Control Register Field Descriptions (continued)
Field
Description
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60