EDR-3000
IM02602003E
Name
Description
Logic.LE57.Reset Latch-I
State of the module input: Reset Signal for the Latching
Logic.LE58.Gate Out
Signal: Output of the logic gate
Logic.LE58.Timer Out
Signal: Timer Output
Logic.LE58.Out
Signal: Latched Output (Q)
Logic.LE58.Out inverted
Signal: Negated Latched Output (Q NOT)
Logic.LE58.Gate In1-I
State of the module input: Assignment of the Input Signal
Logic.LE58.Gate In2-I
State of the module input: Assignment of the Input Signal
Logic.LE58.Gate In3-I
State of the module input: Assignment of the Input Signal
Logic.LE58.Gate In4-I
State of the module input: Assignment of the Input Signal
Logic.LE58.Reset Latch-I
State of the module input: Reset Signal for the Latching
Logic.LE59.Gate Out
Signal: Output of the logic gate
Logic.LE59.Timer Out
Signal: Timer Output
Logic.LE59.Out
Signal: Latched Output (Q)
Logic.LE59.Out inverted
Signal: Negated Latched Output (Q NOT)
Logic.LE59.Gate In1-I
State of the module input: Assignment of the Input Signal
Logic.LE59.Gate In2-I
State of the module input: Assignment of the Input Signal
Logic.LE59.Gate In3-I
State of the module input: Assignment of the Input Signal
Logic.LE59.Gate In4-I
State of the module input: Assignment of the Input Signal
Logic.LE59.Reset Latch-I
State of the module input: Reset Signal for the Latching
Logic.LE60.Gate Out
Signal: Output of the logic gate
Logic.LE60.Timer Out
Signal: Timer Output
Logic.LE60.Out
Signal: Latched Output (Q)
Logic.LE60.Out inverted
Signal: Negated Latched Output (Q NOT)
Logic.LE60.Gate In1-I
State of the module input: Assignment of the Input Signal
Logic.LE60.Gate In2-I
State of the module input: Assignment of the Input Signal
Logic.LE60.Gate In3-I
State of the module input: Assignment of the Input Signal
Logic.LE60.Gate In4-I
State of the module input: Assignment of the Input Signal
Logic.LE60.Reset Latch-I
State of the module input: Reset Signal for the Latching
Logic.LE61.Gate Out
Signal: Output of the logic gate
Logic.LE61.Timer Out
Signal: Timer Output
Logic.LE61.Out
Signal: Latched Output (Q)
Logic.LE61.Out inverted
Signal: Negated Latched Output (Q NOT)
Logic.LE61.Gate In1-I
State of the module input: Assignment of the Input Signal
Logic.LE61.Gate In2-I
State of the module input: Assignment of the Input Signal
Logic.LE61.Gate In3-I
State of the module input: Assignment of the Input Signal
Logic.LE61.Gate In4-I
State of the module input: Assignment of the Input Signal
Logic.LE61.Reset Latch-I
State of the module input: Reset Signal for the Latching
www.eaton.com
739
Summary of Contents for EDR 3000
Page 2: ......
Page 4: ......
Page 6: ......
Page 7: ...Medium Voltage Switchgear Assembly...
Page 8: ......
Page 10: ......
Page 11: ...Component Data...
Page 12: ......