CMT2380F64
www. cmostek. com
Rev 0.3 | 46 / 83
3 Chip Frame
MODEM
Packet Handler
FIFO
AFC LOOP
AGC LOOP
LNA
I LMT
Q LMT
RSSI
ADC
SPI, FIFO
Interface
D- DIV
LOOP
FILTER
CP
PFD
M- DIV
LDOs
POR
Band -
gap
LFOSC
26 Mhz
XO
VCO
SDA
SCLK
CSB
VDD
GND
RFIP
RFIN
XIN XOUT
IO
Ctrl
FCSB
GPIO 1
GPIO 2
GPIO 3
PA
RFO
SW
Cortex-M0
NVIC
Core
A
H
B
B
u
s
M
a
tr
ix
M
a
X
:
48
M
H
z
DMA
Flash
System Bus
DMA
Flash
Control
SRAM
ADC
A
H
B
S
y
st
e
m
B
u
s
1
HDIV
SQRT
RCC
CRC
AHB
System Bus2
APB
1
M
a
x
:
48
M
H
z
PWR
RTC
IWDG
WWDG
OPA
COMP
TIM6
BEEPER
TIM3
LPTIM
USART2
LPUART
I2C1
I2C2
APB
2
M
a
x
:
48
M
H
z
SPI1/I2S1
SPI2
USART1
GPIOA
GPIOB
GPIOC
GPIOF
AFIO
EXTI
TIM1
TIM8
Registers
Raido
Controller
Figure 3-1. Functional Block Diagram
CMT2380F64 is an integrated Sub-G high-performance wireless transceiver single chip. The internal system block diagram of
CMT2380F64 is shown in the above figure 3-1.