CMT2380F64
www. cmostek. com
Rev 0.3 | 42 / 83
TIM3_CH1
IO
Timer 3 I/O channel 1
TIM1_BKIN
I
Timer1 break input signal
TIM8_CH1
IO
Timer 8 I/O channel 1
EVENT_OUT
O
Event output
LPUART_CTS
I
Clearing signal is received in flow control of LPUART
LPUART_TX
O
TxD of LPUART
I2C2_SCL
O
I2C2 serial clock signal
LPTIM_ETR
I
LP Timer external trigger input
BEEPER_OUT
O
Beeper output
COMP_OUT
Analog
Comparator output port
ADC_IN6
Analog
ADC input channel 6
OPAMP_VOUT
Analog
Operation amplifier output
PA7
-
26
IO
MCU port PA 7
SPI1_MOSI
IO
SPI1 Master output / slave input signal
SPI2_NSS
IO
SPI 2 selected signal
I2S_SD
IO
I2S serial data signal
TIM3_CH2
IO
Timer 3 I/O channel 2
TIM1_CH1N
O
Timer 1 channel 1 reverse output
TIM8_CH2
IO
Timer 8 I/O channel 2
EVENTOUT
O
Event output
LPUART_RX
I
RxD of LPUART
I2C2_SDA
IO
I2C2 serial data signal
BEEPER_N_OUT
O
Beeper output
USART2_CTS
I
Clearing signal of USART 2 flow control
ADC_IN7
Analog
ADC input channel 7
OPAMP_VINP
Analog
Positive operational amplifier input
COMP_INP
Analog
Positive input port of comparator
PB12
-
27
IO
MCU port PB12
SPI1_NSS
IO
SPI1 selected signal
I2S_WS
IO
I2S sound channel selected signal
SPI2_NSS
IO
SPI2 selected signal
TIM1_BKIN
I
Timer 1 brake input signal
EVENTOUT
O
Event output
TIM8_CH1
IO
Timer 8 I/O channel 1
MCU-GND
20
-
Analog
MCU GND
MCU_VDD
21
-
Analog
MCU positive digital power supply (includes VDDD)
PB13
22
28
IO
MCU port PB13
SPI1_SCK
IO
SPI 1 clock signal
I2S_CLK
IO
I2S serial clock signal
SPI2_SCK
IO
SPI2 clock signal
I2C2_SCL
O
I2C2 serial clock signal
TIM1_CH1N
O
Reverse output of Timer 1 channel 1
LPUART_CTS
I
Clearing signal is received in flow control of LPUART