Memory and I/O Capability
Sockets 7D1 and 9D1
Sockets 7D1 and 9D1 are controlled primarily by jumpers W55 and
W56. Table 5-2 shows the three possible memory configurations.
Table 5-2
Memory Configurations, 7D1/9D1.
Socket 7D1
Socket 9D1
1
00000-1FFFF (128K)
20000-3FFFF (128K)
2
00000-7FFFF (512K)
Disabled
3
Disabled
Disabled
Note: Jumpers W67 and W68 affect the addressing of all of the
sockets when W55 is installed and, concurrently, W56 is removed.
Refer to the jumper descriptions for W55-W59 on pages A-41 to A-44
for complete information.
5-13
Содержание ZT 8809A
Страница 15: ...Tables Table B 9 J5 Pin Assignments B 17 Table B 10 J6 Pin Assignments B 18 Table B 11 J7 Pin Assignments B 19...
Страница 334: ...Jumper Configurations W49 W48 A W47 B A B W37 W66 A W50 B C J7 W67 Figure A 11 W37 W47 50 W66 W67 Jumper Blocks A 34...
Страница 346: ...Jumper Configurations W61 W60 W62 W63 W64 A B A B W65 Figure A 13 W60 W65 Jumper Block A 46...