Chapter 5
MEMORY AND I/O CAPABILITY
Contents
Page
OVERVIEW
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-1
MEMORY ADDRESSING
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-2
Memory Expansion (MEMEX)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-2
On-Board Memory Capacity
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-2
Write Protection
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-3
MEMORY MAPS
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-4
BATTERY BACKUP
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-10
MEMORY DEVICE LOCATIONS
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-11
Sockets 3D1 and 5D1
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-12
Sockets 7D1 and 9D1
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-13
DEVICE ACCESS TIMES
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-14
INPUT/OUTPUT ADDRESSING
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5-15
OVERVIEW
This chapter describes the memory and I/O capabilities of the
ZT 8809A processor board. Both capacity and addressability are
detailed, along with representative memory and I/O system maps for
various applications such as the STD DOS and STD ROM
development systems.
5-1
Содержание ZT 8809A
Страница 15: ...Tables Table B 9 J5 Pin Assignments B 17 Table B 10 J6 Pin Assignments B 18 Table B 11 J7 Pin Assignments B 19...
Страница 334: ...Jumper Configurations W49 W48 A W47 B A B W37 W66 A W50 B C J7 W67 Figure A 11 W37 W47 50 W66 W67 Jumper Blocks A 34...
Страница 346: ...Jumper Configurations W61 W60 W62 W63 W64 A B A B W65 Figure A 13 W60 W65 Jumper Block A 46...