
RM0008
Controller area network (bxCAN)
Doc ID 13902 Rev 12
669/1096
CAN filter FIFO assignment register (CAN_FFA1R)
Address offset: 0x214
Reset value: 0x00
Note:
This register can be written only when the filter initialization mode is set (FINIT=1) in the
CAN_FMR register.
CAN filter activation register (CAN_FA1R)
Address offset: 0x21C
Reset value: 0x00
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FFA27
FFA26
FFA25
FFA24
FFA23
FFA22
FFA21
FFA20
FFA19
FFA18
FFA17
FFA16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FFA15
FFA14
FFA13
FFA12
FFA11
FFA10
FFA9
FFA8
FFA7
FFA6
FFA5
FFA4
FFA3
FFA2
FFA1
FFA0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:28
Reserved, forced by hardware to 0.
Bits 27:0
FFA
x
:
Filter FIFO assignment for filter x
The message passing through this filter will be stored in the specified FIFO.
0: Filter assigned to FIFO 0
1: Filter assigned to FIFO 1
Note: Bits 27:14 are available in connectivity line devices only and are reserved otherwise.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FACT27 FACT26 FACT25 FACT24 FACT23 FACT22 FACT21 FACT20 FACT19 FACT18 FACT17 FACT16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FACT15 FACT14 FACT13 FACT12 FACT11 FACT10 FACT9
FACT8
FACT7
FACT6
FACT5
FACT4
FACT3
FACT2
FACT1
FACT0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:28
Reserved, forced by hardware to 0.
Bits 27:0
FACT
x
:
Filter active
The software sets this bit to activate Filter x. To modify the Filter x registers (CAN_FxR[0:7]),
the FACTx bit must be cleared or the FINIT bit of the CAN_FMR register must be set.
0: Filter x is not active
1: Filter x is active
Note: Bits 27:14 are available in connectivity line devices only and are reserved otherwise.