
RM0008
Advanced-control timers (TIM1&TIM8)
Doc ID 13902 Rev 12
345/1096
0x04
TIMx_CR2
Reserved
OI
S4
OI
S3
N
OI
S3
OI
S2
N
OI
S2
OI
S1
N
OI
S1
TI
1
S
MMS[2:0]
CC
DS
CC
US
Reser
v
ed
CC
P
C
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x08
TIMx_SMCR
Reserved
ETP
ECE
ETPS
[1:0]
ETF[3:0]
MSM
TS[2:0]
Re
s
e
rv
ed
SMS[2:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0C
TIMx_DIER
Reserved
TD
E
COMDE
CC
4
D
E
CC
3
D
E
CC
2
D
E
CC
1
D
E
UDE
BI
E
TI
E
COMIE
CC
4
IE
CC
3
IE
CC
2
IE
CC
1
IE
UIE
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x10
TIMx_SR
Reserved
CC4OF
CC3OF
CC2OF
CC1OF
Reser
v
ed
BI
F
TI
F
COMIF
CC4IF
CC3IF
CC2IF
CC1IF
UIF
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0x14
TIMx_EGR
Reserved
BG
TG
COM
CC
4
G
CC
3
G
CC
2
G
CC
1
G
UG
Reset value
0
0
0
0
0
0
0
0
0x18
TIMx_CCMR1
Output Compare
mode
Reserved
OC2
C
E
OC2M
[2:0]
OC2P
E
OC2F
E
CC2S
[1:0]
OC1
C
E
OC1M
[2:0]
OC1P
E
OC1F
E
CC1S
[1:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TIMx_CCMR1
Input Capture
mode
Reserved
IC2F[3:0]
IC2
PSC
[1:0]
CC2S
[1:0]
IC1F[3:0]
IC1
PSC
[1:0]
CC1S
[1:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x1C
TIMx_CCMR2
Output Compare
mode
Reserved
O24
C
E
OC4M
[2:0]
OC4
P
E
OC4F
E
CC4S
[1:0]
OC3
C
E
OC3M
[2:0]
OC3
P
E
OC3F
E
CC3S
[1:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TIMx_CCMR2
Input Capture
mode
Reserved
IC4F[3:0]
IC4
PSC
[1:0]
CC4S
[1:0]
IC3F[3:0]
IC3
PSC
[1:0]
CC3S
[1:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x20
TIMx_CCER
Reserved
CC4P
CC4E
CC3NP
CC3NE
CC3P
CC3E
CC2NP
CC2NE
CC2P
CC2E
CC1NP
CC1NE
CC1P
CC1E
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x24
TIMx_CNT
Reserved
CNT[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x28
TIMx_PSC
Reserved
PSC[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x2C
TIMx_ARR
Reserved
ARR[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x30
TIMx_RCR
Reserved
REP[7:0]
Reset value
0
0
0
0
0
0
0
0
0x34
TIMx_CCR1
Reserved
CCR1[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x38
TIMx_CCR2
Reserved
CCR2[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x3C
TIMx_CCR3
Reserved
CCR3[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 84.
TIM1&TIM8 register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0