
Secure digital input/output interface (SDIO)
RM0008
594/1096
Doc ID 13902 Rev 12
22.9.13
SDIO mask register (SDIO_MASK)
Address offset: 0x3C
Reset value: 0x0000 0000
The interrupt mask register determines which status flags generate an interrupt request by
setting the corresponding bit to 1b.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CEA
T
AENDIE
S
D
IO
IT
IE
RXD
A
VL
IE
TXD
A
VLIE
R
X
FI
FO
EI
E
TXFIFO
EIE
RXF
IFO
FIE
TXFI
FOF
IE
RX
F
IFOHFIE
TXFIFO
HEIE
RXA
C
TIE
TXA
C
TIE
CMD
A
CTIE
DBCKE
N
D
IE
STB
ITERRIE
D
A
T
AENDIE
CMDSENTIE
CMDR
E
NDIE
RXO
VERRIE
T
X
UNDERRIE
DTIMEOUTIE
CTIMEOUTIE
DC
RCF
A
IL
IE
CC
RCF
A
IL
IE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:24
Reserved, always read as 0.
Bit 23
CEATAENDIE:
CE-ATA command completion signal received interrupt enable
Set and cleared by software to enable/disable the interrupt generated when receiving the
CE-ATA command completion signal.
0: CE-ATA command completion signal received interrupt disabled
1: CE-ATA command completion signal received interrupt enabled
Bit 22
SDIOITIE:
SDIO mode interrupt received interrupt enable
Set and cleared by software to enable/disable the interrupt generated when receiving the
SDIO mode interrupt.
0: SDIO Mode Interrupt Received interrupt disabled
1: SDIO Mode Interrupt Received interrupt enabled
Bit 21
RXDAVLIE:
Data available in Rx FIFO interrupt enable
Set and cleared by software to enable/disable the interrupt generated by the presence of
data available in Rx FIFO.
0: Data available in Rx FIFO interrupt disabled
1: Data available in Rx FIFO interrupt enabled
Bit 20
TXDAVLIE:
Data available in Tx FIFO interrupt enable
Set and cleared by software to enable/disable the interrupt generated by the presence of
data available in Tx FIFO.
0: Data available in Tx FIFO interrupt disabled
1: Data available in Tx FIFO interrupt enabled
Bit 19
RXFIFOEIE:
Rx FIFO empty interrupt enable
Set and cleared by software to enable/disable interrupt caused by Rx FIFO empty.
0: Rx FIFO empty interrupt disabled
1: Rx FIFO empty interrupt enabled
Bit 18
TXFIFOEIE:
Tx FIFO empty interrupt enable
Set and cleared by software to enable/disable interrupt caused by Tx FIFO empty.
0: Tx FIFO empty interrupt disabled
1: Tx FIFO empty interrupt enabled
Bit 17
RXFIFOFIE:
Rx FIFO full interrupt enable
Set and cleared by software to enable/disable interrupt caused by Rx FIFO full.
0: Rx FIFO full interrupt disabled
1: Rx FIFO full interrupt enabled