
RM0008
Digital-to-analog converter (DAC)
Doc ID 13902 Rev 12
261/1096
12.5.11
DUAL DAC 8-bit right aligned data holding register
(DAC_DHR8RD)
Address offset: 0x28
Reset value: 0x0000 0000
12.5.12
DAC channel1 data output register (DAC_DOR1)
Address offset: 0x2C
Reset value: 0x0000 0000
12.5.13
DAC channel2 data output register (DAC_DOR2)
Address offset: 0x30
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DACC2DHR[7:0]
DACC1DHR[7:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:16 Reserved.
Bits 15:8
DACC2DHR[7:0]
: DAC channel2 8-bit right-aligned data
These bits are written by software which specify 8-bit data for DAC channel2.
Bits 7:0
DACC1DHR[7:0]
: DAC channel1 8-bit right-aligned data
These bits are written by software which specify 8-bit data for DAC channel1.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DACC1DOR[11:0]
r
r
r
r
r
r
r
r
r
r
r
r
Bits 31:12 Reserved.
Bit 11:0
DACC1DOR[11:0]
: DAC channel1 data output
These bits are read only, they contain data output for DAC channel1.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DACC2DOR[11:0]
r
r
r
r
r
r
r
r
r
r
r
r
Bits 31:12 Reserved.
Bit 11:0
DACC2DOR[11:0]
: DAC channel2 data output
These bits are read only, they contain data output for DAC channel2.